# EPISTAR

# > Mechanical Specification:

### (1) Dimension

- Chip size: 46 mil x 46 mil (1175  $\pm$  25  $\mu m$  x 1175  $\pm$  25  $\mu m)$
- Thickness: 7.9 mil (200  $\pm$  10  $\mu$ m)
- Anode pad: 385 $\pm$  10  $\mu m$  x 923  $\pm$  10  $\mu m$
- Cathode pad: 416  $\pm$  10  $\mu m$  x 983  $\pm$  10  $\mu m$

## (2) Metallization

- Electrode pad: AuSn

## Features:

- For flux eutectic, direct eutectic process, not suitable for solder
- High Power Density
- Low Rth and Long life time

#### **Applications:**

• Automotive



385um X 923um Gap 150um ◀ Cathode (-) ◀ 416um X 983um

Anode (+) 🗲



# > Electro-optical Characteristics at 25°C: <sup>(1)</sup>

| Parameter                          | Symbol | Condition | Min. | Тур. | Max. | Unit |
|------------------------------------|--------|-----------|------|------|------|------|
| Forward Voltage                    | Vf1    | lf = 10μΑ | 1.6  | -    | -    | V    |
|                                    | Vf2    | If = 1A   | -    | 3.1  | 3.3  | V    |
| Reverse Current                    | lr     | Vr = 5V   | -    | -    | 1.0  | μΑ   |
| Dominant Wavelength <sup>(2)</sup> | λd     | If = 1A   | 445  | -    | 455  | nm   |
| Spectra Half-width                 | Δλ     | If = 1A   | -    | 25   | -    | nm   |
| Radiant Flux <sup>(3)(4)</sup>     | Ро     | If = 1A   | 1500 | -    | 1550 | mW   |
|                                    |        |           | 1550 | -    | 1600 |      |
|                                    |        |           | 1600 | -    | 1650 |      |
|                                    |        |           | 1650 | -    | 1700 |      |

Note:

(1) ESD protection during chip handling is recommended.

(2) Basically, the wavelength span is 10nm; however, customers' special requirements are also welcome.

(3) Radiant flux is determined by EPISTAR standard.

(4) Radiant flux measurement allows a tolerance of  $\pm$ 15%.

# > Absolute Maximum Ratings:

| Parameter                                 | Symbol | Condition                   | Rating      | Unit |
|-------------------------------------------|--------|-----------------------------|-------------|------|
| Forward DC Current                        | If     | Ta = 25℃                    | ≤ 1.5       | А    |
| Reverse Voltage                           | Vr     | Ta = 25Ĉ                    | ≤ 5         | V    |
| Junction Temperature                      | Тј     | -                           | ≤ 125       | C    |
| ESD withstand voltage(HBM) <sup>(2)</sup> | Vesd   | -                           | Up to 2     | KV   |
| Storage Temperature                       | Tstg   | Chip                        | -40 ~ +85   | C    |
|                                           |        | Chip-on-tape/storage        | 5 ~ 35      | C    |
|                                           |        | Chip-on-tape/transportation | -20 ~ +65   | C    |
| Temperature during Packaging              | -      | -                           | 280(<10sec) | C    |

Note: (1) Maximum ratings are package dependent. The above maximum ratings were determined using by EPISTAR standard. Forward current and junction temperature will cause the damage of LEDs if over the absolute maximum ratings. (2) According to ANSI/ESDA/JEDEC JS-001

## > Characteristic Curves:

Fig.1 - Relative luminous Intensity vs. Forward Current



Fig.3 – Relative Intensity (@1A) vs. Ambient Temperature



Fig.5 – Dominant Wavelength (@1A) vs. Ambient Temperature



Fig.2 – Forward Current vs. Forward Voltage



Fig.4 – Forward Voltage (@1A) vs. Ambient Temperature



Fig.6 – Maximum Driving Forward DC Current vs. Ambient Temperature (De-rating based on Tj max. = 125°C)



# > Qualification:

<sup>1)</sup> EPISTAR's LED chips and epi-wafers are designed and manufactured according to the quality management system that complies to the IATF 16949:2016 requirements (IATF No: 0325277/ Certificate Registration No: 20000910 IATF16).

<sup>2)</sup> The chip qualification test plan is performed under certain test items suggested by AEC-Q102.

## > Revision:

| Version | Page | Subjects        | Date of Modification |
|---------|------|-----------------|----------------------|
| А       | 3    | Initial Release | February 21          |